# V<sub>DD</sub>-Hopping Accelerators for On-Chip Power Supply Circuit to Achieve Nanosecond-Order Transient Time

Kohei Onizuka, Student Member, IEEE, Hiroshi Kawaguchi, Member, IEEE, Makoto Takamiya, Member, IEEE, and Takayasu Sakurai, Fellow, IEEE

Abstract—A  $V_{\rm DD}$ -hopping accelerator for on-chip power supply circuits is proposed and the effectiveness of the accelerator circuit is experimentally verified. The quick dropper with the linear regulator enables nanosecond-order transient time in on-chip distributed power supply systems. The measured transition time is less than 5 ns with a load circuit equivalent to 25-k logic gates in 0.18- $\mu$ m CMOS. This is to be compared with the case without the accelerator of the order of  $\mu$ s and thus the acceleration by two orders of magnitude is achieved. Extensions of the basic approach are also discussed including implementation of the quick dropper for a switching DC–DC converter, the control stability improvement, automatic timing generation, and the parasitic element effects of the power lines.

Index Terms—DC–DC converter, linear regulator, mirror delay, parasitic elements, power supply,  $V_{DD}$ -hopping.

## I. INTRODUCTION

YSTEM-ON-A-CHIP (SoC) and system-in-a-package (SiP) have become major integration technologies in recent years. They are often used for integrating various types of circuit blocks like MPU, DRAM, SRAM, ROM, logic, and analog circuits on a chip or in a package. The optimum and/or required supply voltages  $(V_{DD})$  for these types of circuit blocks differ among themselves. Fig. 1 shows the  $V_{DD}$  trends of precision analog/RF, performance analog/RF, high-performance logic, and low-power logic with the design rule trends which are extracted from the International Technology Roadmap for Semiconductors (ITRS) 2005 [1]. Thus, integrating different types of circuit block needs various local  $V_{DD}$  values in an SoC and an SiP. Supplying many different voltages from outside the package can be one solution, as shown in Fig. 2(a). However, this method gives rise to much overhead in area and brings about the power line integrity issues including IR drop and noise. The distributed on-chip power supply circuits as shown in Fig. 2(b) are useful for solving these problems.

On the other hand, for each circuit block, the highest performance may not be required all of the time. It has been known

Manuscript received February 17, 2006; revised July 28, 2006.

T. Sakurai is with the Center for Collaborative Research, University of Tokyo, Tokyo 153-8505, Japan.

Digital Object Identifier 10.1109/JSSC.2006.882882



Fig. 1 Supply voltage trend.



Fig. 2. Concept of distributed power supply system.

that reducing  $V_{\rm DD}$  when a required speed is slow decreases the power consumption of a block drastically. To implement this concept,  $V_{\rm DD}$ -hopping has been introduced, where  $V_{\rm DD}$ is changed among discrete levels adaptive to the required performance to reduce power consumption while maintaining the real-time feature [2], [3]. Since  $V_{\rm DD}$ -hopping should be executed for each circuit block, the distributed power supply circuits should have the capability of changing the voltage in time.

An on-chip power supply converts the external  $V_{\rm DD}$  ( $V_{\rm DDEXT}$ ) into the optimum internal  $V_{\rm DD}$  ( $V_{\rm DDINT}$ ) of the load circuit as shown in Fig. 3. In the  $V_{\rm DD}$ -hopping system, the load circuit should not be used during the  $V_{\rm DD}$  transition from one voltage level to another because the load circuit block has not verified its operation between the voltage levels in the test sequence. Therefore, high-speed transition among different

K. Onizuka and M. Takamiya are with the Institute of Industrial Science and Center for Collaborative Research, University of Tokyo, Tokyo 153-8505, Japan (e-mail: kohei@iis.u-tokyo.ac.jp).

H. Kawaguchi is with the Department of Computer and Systems Engineering, Kobe University, Kobe 657-8501, Japan.



Fig. 3. (a) Power supply and equivalent load diagram. (b) Desirable waveform (dotted line) and actual waveform (solid line) for  $V_{\text{DDINT}}$ .

levels is important not to steal much time for the voltage hopping.

The load circuit can be approximated as  $R_L$  and  $C_L$  as is shown in Fig. 3.  $C_L$  represents all of the capacitance associated with the power supply node, including MOSFETs and interconnections, and  $R_L$  represents the current sink capability of the load circuit. When an operation of the load circuit is stopped during the  $V_{\rm DD}$  transition, the circuit draws only leakage current and  $R_L$  increases up to more than kilo-ohm range. Thus, in the transient period of the  $V_{DD}$ -hopping when the load circuit stops operating, there is eventually no path to pull down the internal voltage to the lower level and the transient becomes intolerably long. Fig. 3(b) shows an example of an ideal waveform for  $V_{\text{DDINT}}$  and the actual waveform. The long transition time steals much time in the  $V_{DD}$ -hopping and hence reduces performance of the system. Added to this, if the transition time is long, it will be difficult to apply to very quick real-time systems such as servomechanism control systems. In this paper, a technique to reduce the transition time, namely a  $V_{\rm DD}$ -hopping accelerator, is proposed, and the effectiveness is verified through experiments. In Section II, the basic concept of the accelerator is introduced, followed by the implementation of the accelerator for a linear regulator and a switching DC-DC converter in Sections III and IV, respectively. Sections V and VI are dedicated to discussions and conclusions.

# II. BASIC CONCEPT OF $V_{DD}$ -HOPPING ACCELERATOR

Fig. 4 shows the basic concept of the  $V_{\rm DD}$ -hopping accelerator. The PMOS/NMOS transistor labeled "quick raiser"/"quick dropper," which is added at the output of a distributed voltage regulator on a chip, accelerates the  $V_{\rm DD}$ -hopping process. The schematic waveforms of  $V_{\rm DDINT}$  with and without the quick raiser/dropper are shown in Fig. 5. The transition time depends on the *RC* time constant of  $C_L$  and the effective resistance of the quick raiser/dropper,  $R_{\rm ON\_P}/R_{\rm ON\_N}$ . Since the quick dropper charges/discharges  $C_L$  not aiming at  $V_{\rm DDH}/V_{\rm DDL}$  but aiming at much higher/lower voltage of  $V_{\rm AH}/V_{\rm AL}$ , the charging/discharging time is highly accelerated. The acceleration will be achieved without any extra power supply lines, since  $V_{\rm AH}$  and  $V_{\rm AL}$  are available as global power grids.

Basically, the acceleration is achieved by aiming at a goal that is higher than the target value and stopping at the target value. This "aim-high" is the basic concept for the acceleration. In order to quantitatively discuss the speed acceleration



Fig. 4. Basic concept of the  $V_{DD}$ -hopping accelerator.



Fig. 5. Waveforms of quick raiser and quick dropper.

by the aim-high, let us introduce the following three parameters: a voltage overdrive factor  $\alpha$ , an achievement ratio  $\beta$ , and a speed acceleration factor  $\zeta$ . Fig. 6 shows several fundamental parameters for the case of a quick dropper. These parameters are defined in a similar fashion for the case of a quick raiser.  $\alpha$ indicates the voltage overdrive and is defined as

$$\alpha = \frac{A}{B} = \frac{V_{\rm AH} - V_{\rm DDL}}{V_{\rm DDH} - V_{\rm DDL}} = \frac{V_{\rm DDH} - V_{\rm AL}}{V_{\rm DDH} - V_{\rm DDL}}.$$
 (1)

The achievement ratio  $\beta$  is the ratio of the full transition voltage and the actual transition voltage when we say that the goal is achieved.  $\beta$  is needed because it takes forever to get to the goal  $(V_{\text{DDL}})$  when there is no overdrive

$$\beta = \frac{C}{D}.$$
 (2)



Fig. 6. Definition of several values in the case of a quick dropper.



Fig. 7. Speed improvement dependence on acceleration factor  $\alpha$ .

 $\zeta$  shows the hopping-speed improvement with the aim-high, which is a function of the overdrive voltage and the achievement ratio as follows:

$$\zeta = \frac{\ln(1-\beta)}{\ln\left(\frac{\alpha-\beta}{\alpha}\right)} - 1.$$
(3)

Fig. 7 shows the speed acceleration factor for typical parameters. If the voltage is initially overdriven by 100% and the voltage error of 5% is allowed, that is, the voltage overdrive factor is 2.0 and the achievement ratio is 95%, then the speed is accelerated by a factor of 3.65, which is a huge acceleration.

# III. $V_{DD}$ -Hopping Accelerator for Linear Regulator

# A. Circuit Topology

To verify the effectiveness of the  $V_{\rm DD}$ -hopping accelerator, the quick dropper for a linear regulator is designed and manufactured. Since the linear regulator has no path to pull down the output voltage in principle, the load capacitance is discharged only by the leakage current of the load circuit. Thus, the quick dropper works more effectively for the linear regulator compared with a DC–DC switching regulator. Fig. 8 shows the basic circuit and the waveforms of the quick dropper. Generally, the gate width of the quick dropper is large and buffers are needed to drive it and thus there is a delay. Therefore, the quick dropper must be turned off slightly earlier before the  $V_{\rm DDINT}$  reaches the



Fig. 8. (a) Basic circuit of quick dropper and (b) its waveforms.



Fig. 9. Conventional linear regulator with quick dropper.

final voltage of  $V_{\rm DDL}$  because there is delay  $\tau_{\rm OFF}$  in switching off the dropper. In order to take this delay into account,  $V_{\rm REF}$ which sets the voltage at which the driver for the dropper starts the turning-off process should be a little higher than  $V_{\rm DDL}$  as follows:

$$V_{\text{REF}} = V_{\text{DDL}} e^{\frac{\tau_{\text{OFF}}}{R_{\text{ON}-N}C_L}}.$$
(4)

 $V_{\text{REF}}$  is supplied from external to the chip for the measurement, but self-aligned generation of the timing is also discussed later in this paper. Lines to distribute  $V_{\text{REF}}$  do not give much overhead in area because there is no need to draw current through the line.

Fig. 9 shows the designed quick dropper with the conventional linear regulator in 0.18- $\mu$ m CMOS. The load circuit is designed to be equivalent to 25-k NAND gates. Fig. 10 shows the schematic waveforms for the quick dropper.  $\tau_{\rm ON}$  and  $\tau_{\rm OFF}$  signify the delay of the quick dropper driver to turn on and turn off the dropper itself, respectively. To avoid the output voltage ripple like a voltage overshoot and undershoot, a careful tuning of  $V_{\rm REF}$  is required.

## B. Simulation and Measurement Results

Fig. 11 shows the simulated waveforms of the linear regulator with and without a quick dropper using HSPICE. Here, the leakage power is assumed to be 1% of the dynamic load circuit power.  $V_{\text{DDH}}$  and  $V_{\text{DDL}}$  are equal to 2.0 and 1.5 V, respectively. The transition time is defined the time from the start of the Select-V<sub>DDH</sub> to the time when the  $V_{\text{DDL}}$  trips 95% of  $V_{\text{DDH}} - V_{\text{DDL}}$ , that is, the achievement factor is 95%. As seen from Fig. 11, the transition time with the quick dropper is about 3 ns while that without the quick dropper is about 0.4  $\mu$ s. This leads to a long wait before the load circuit can be operated. The voltage ripple right after the transition is smaller than 2%, and,



Fig. 10. Waveforms of a quick dropper controller.



Fig. 11. Simulated waveforms of linear regulator with and without quick dropper.

thus, it is possible to start the operation of the load circuit right after the transition. The simulated performance of line regulation  $\Delta V_{\rm DDINT}$  is smaller than  $\pm 0.8\%$  for  $V_{\rm DDEXT}$  of  $2.0\pm0.5$  V and  $V_{\rm DDINT}$  of 1.2 V. The simulated performance of load regulation  $\Delta V_{\rm DDINT}$  is smaller than 5% for the maximum load current of 50 mA and  $V_{\rm DDINT}$  of 1.5 V. The performances of line and load regulations simply depend on the linear regulator circuit itself.

A chip microphotograph of the fabricated linear regulator with the quick dropper is shown in Fig. 12. The quick dropper area is  $20 \ \mu m \ \times \ 20 \ \mu m$ , while the linear regulator area is  $30 \ \mu m \ \times \ 70 \ \mu m$ . The area overhead of the quick dropper can be as small as 2% of the load circuit.

Fig. 13 shows the measured waveform for  $V_{\text{DDINT}}$  which coincides well with the HSPICE simulation. It is seen that the transition time from  $V_{\text{DDH}}$  to  $V_{\text{DDL}}$  is smaller than 5 ns, which enables more than two orders of acceleration over the case without the accelerator circuit.



Fig. 12. Chip microphotograph of the fabricated linear regulator.



Fig. 13. Measured waveform of  $V_{\rm DDINT}$  for equivalent load of 25–k NAND gates.



Fig. 14. Buck converter with the  $V_{\rm DD}$ -hopping accelerator.

# IV. $V_{DD}$ -Hopping Accelerator for Switching DC–DC Converter

Implementation of the  $V_{\text{DD}}$ -hopping accelerator for a switching DC–DC (buck) converter is presented in this section. The conventional buck converter needs an inductor and a capacitor to filter out the switching ripples of the switching frequency. As technology advances, the switching frequency is increased and the on-chip regulator is investigated because the required value of L and C are reduced [4]–[7]. The energy efficiency of a switching DC–DC converter is higher than that of a linear regulator, and the buck converter is considered to be a promising candidate for future on-chip distributed voltage regulators.

A buck converter with a quick raiser and a quick dropper is shown in Fig. 14. A design is carried out assuming  $0.18-\mu m$ 



Fig. 15. Waveforms of (a)  $V_{\text{DDINT}}$  and (b) inductor current  $I_L$  when  $L_F = 21$  nH,  $C_L = 3$  nF.



Fig. 16. Control timings of (a)  $V_{\rm DDH}$  to  $V_{\rm DDL}$  and (b)  $V_{\rm DDL}$  to  $V_{\rm DDH}$ .

CMOS, and the size of the on-chip filter of  $2 \times 2$  mm. The circuit parameters are determined as  $L_F = 21$  nH and  $C_F = 3$  nF and the switching frequency is set as 150 MHz by using optimization theories [8]–[10]. Fig. 15 shows the simulated waveforms of output voltage  $V_{\text{DDINT}}$  and the inductor current  $I_L$  without a  $V_{\text{DD}}$ -hopping accelerator when  $V_{\text{DDH}} = 1.2$  V and  $V_{\text{DDL}} =$ 0.6 V. Spurious voltage ringing occurs after voltage transitions due to the *LC* resonance. The transition times to  $\pm 5\%$  of the final voltages are 64 ns for the  $V_{\text{DDH}}-V_{\text{DDL}}$  transition and 37 ns for the  $V_{\text{DDL}}-V_{\text{DDH}}$  transition.

Fig. 16 shows the control timing of the  $V_{\text{DD}}$ -hopping accelerator for a buck converter. "Output voltage of switching transistors" indicates the output node voltage of switching transistors of a buck converter. The duty ratio of the PWM signal is assumed to change at the falling edge of the PWM signal (dotted line), that is, the chopping clock. The gate voltage of the quick dropper/raiser starts to change at  $\tau_N$  and  $\tau_P$  before the falling edge of the chopping clock.

Fig. 17 shows the simulated waveforms for the case with the  $V_{\text{DD}}$ -hopping accelerator. The timing offset  $\tau_N$  and  $\tau_P$  are set both to 0 ns in this case. Transition time is about 25 ns for both the  $V_{\text{DDH}}$ -to- $V_{\text{DDL}}$  and  $V_{\text{DDL}}$ -to- $V_{\text{DDH}}$  transitions, which is shorter than the case without the accelerator, but the spurious ringing after the transitions is not negligible. If the timing offsets



Fig. 17. Waveforms of (a)  $V_{\text{DDINT}}$  and (b)  $I_L$  when  $\tau_N = 0$  ns and  $\tau_P = 0$  ns.



Fig. 18. Waveforms of (a)  $V_{\rm DDINT}$  and (b)  $I_L$  when  $\tau_N=2$  ns and  $\tau_P=2.2$  ns.

 $\tau_N$  and  $\tau_P$  are set to 2 and 2.2 ns, respectively, the transition time is reduced to 6 ns for the  $V_{\rm DDH}$ -to- $V_{\rm DDL}$  transition and 4 ns for the  $V_{\rm DDL}$ -to- $V_{\rm DDH}$  transition, as is shown in Fig. 18. The output voltage is stabilized by limiting the long-term fluctuation of the average inductor current. Thus, a careful tuning of the timing offsets is considered to be effective in further reducing the transition time.

#### V. DISCUSSIONS

Improved control methodologies in two ways and parasitic element effects of the power lines are discussed in this section.

#### A. Stability Enhancement

The quick dropper shown in Fig. 9 requires a proper setting of  $V_{\text{REF}}$ . When  $V_{\text{REF}}$  is set to be lower than the expected value (higher for a quick raiser), the output voltage may overshoot, and oscillation may occur because there are two feedback loops, one for the linear regulator and the other for the quick dropper and both loops operate at the same time and independently. The cycle time of the oscillation depends on the total delay of the two feedback loops. On the other hand, the duration of the oscillation is the same as the active period of the quick dropper, which is determined by the delay circuit in Fig. 9. Fig. 19 shows the measured and simulated waveforms for the circuit shown in Fig. 9 when  $V_{\text{REF}}$  is much lower than the proper value, where spurious oscillation is observed. By limiting the activation of the quick dropper only once per transition, the oscillation can be eliminated. Fig. 20 shows the improved version of the quick dropper, where the activation is limited to once per transition. The pulse generator1 activates the JK latch and the pulse generator2 inactivates at the end of the quick dropping operation. Fig. 21 shows the simulated waveform using HSPICE when



Fig. 19. (a) Measured and (b) simulated waveform of ringing by mis-setting of  $V_{\rm REF}$ .



Fig. 20. (a) Modified controller circuit of quick dropper and (b) its waveforms.



Fig. 21. Simulated waveform of  $V_{\text{DDINT}}$  for the circuit of Fig. 20 under the condition of Fig. 19.

 $V_{\text{REF}}$  is much lower than the proper value. This one-time control approach is effective not only to the linear regulators but also to other types of DC–DC converters.

## B. Self-Aligned Timing Generation

 $V_{\text{REF}}$  sets the basis of critical timings for the  $V_{\text{DD}}$ -hopping acceleration and is assumed to be provided from outside of a package. This is doable since the  $V_{\text{REF}}$  does not carry current and the area overhead is small even although the  $V_{\text{REF}}$  line is shielded from adjacent signals by using  $V_{\text{SS}}$  lines. The adjustment of  $V_{\text{REF}}$ , however, is critical to the accelerator operation as is explained in Section III. The proper  $V_{\text{REF}}$  value is dependent on the load circuit as is expressed in (4). Again, it is doable by adjusting from the outside but, if the timing signals can be



Fig. 22. Basic concept of the self-aligned generation of timings.



Fig. 23. Basic circuit of a  $V_{\rm DD}$ -hopping accelerator with a self-aligned timing generator based on a mirror-delay circuit.

generated on a chip indifferent from the load circuit, the applicability of the circuit in SoC/SiP environments will increase. To address this issue, automatic generation of the timings in a self-aligned manner is considered here.

Fig. 22 shows the concept of the proposed approach. It is possible to approximate the exponential voltage waveform by a linear transition. Therefore, once the delay required from the start of the transition to the half point of the trip to  $V_{\text{DDL}}$  is known, the remaining transition time to  $V_{\text{DDL}}$  is predictable. The half voltage can be generated by a simple on-chip circuit.  $V_{\text{DDL}}$  is to be distributed but it is the same for all the circuit blocks while  $V_{\text{REF}}$  is different for each circuit blocks.

Fig. 23 shows the circuit diagram of a quick dropper with the proposed control. The timing sequence shown in Fig. 22 can be implemented by a mirror-delay circuit which consists of two capacitors C1 and C2. Fig. 24 shows the simulated waveforms of the circuit by HSPICE assuming 0.18- $\mu$ m CMOS with  $V_{\text{DDH}} = 2.0$  V and  $V_{\text{DDL}} = 1.2$  V.

The mirror-delay circuit works as follows. At the start, both C1 and C2 are discharged to  $V_{SS}$ . Then, charging of C1 is started when the time span of  $\tau_{ON} + \tau_{OFF}$  passes. The charging process ends when  $V_{DDINT}$  reaches the middle voltage of  $V_{DDH}$  and  $V_{DDL}$ . Then, charging of C2 begins. When the terminal voltage of C1 and C2 becomes equal, the turn-off process for the dropper



Fig. 24. Simulated waveforms of self-aligned generation of timings.



Fig. 25. Simulated waveforms for various values of load capacitance.

transistor is initiated. In this process, the delay adjustment for  $\tau_{ON} + \tau_{OFF}$  is required to compensate for the delay of the driver circuit of the dropper transistor. This can be achieved with the help of a replica circuit as shown in the figure.

Fig. 25 shows the simulated waveforms of  $V_{\text{DDINT}}$  when the load capacitance  $C_L$  varies from 15 to 30 pF. It is seen from the figure that the final voltage of  $V_{\text{DDL}}$  is achieved for a wide range of  $C_L$  without changing the control circuit itself. Thus the self-aligned feature is verified. It is possible to widen the range of  $C_L$  furthermore by using variable capacitors for C1 and C2 by using multiple capacitors in parallel and a digital control.

## C. Parasitic Element Effects

The distributed voltage regulator with a  $V_{DD}$ -hopping accelerator is supposed to be on a global power grid as shown in Fig. 26. There are parasitic *RLC* components on the global power grid on a chip, and, with package and board *RLC* components [11], [12], there may be a long-term oscillation on the global power over several tens of clock cycles [13], which is considered to be the most severe issue related to power integrity. The long-term noise generally occurs when a circuit block goes to sleep, wakes up, and changes the power status.

Although the global power grid has noise on it, the distributed voltage regulator will reduce the noise on the output of the regulator. Thus, although a block changes its supply voltage in a short time and a long-term noise is generated, the voltage fluctuation on a block  $V_{\rm DD}$  is minimal. Moreover, it is supposed that the global power grid distributes the higher voltage than the



Fig. 26. Diagrams of bonding wires and power grids for a distributed power supply.

local  $V_{\rm DD}$ . Consequently, the change in current at the global grid is less than the case where the local  $V_{\rm DD}$  is directly connected to the global grid without the voltage down regulator even though the power fluctuation is the same amount. Thus, the trigger for the noise on the global power grid is considered to be small. On the other hand, the local power grid that is connected to the output of the distributed regulator also has *RLC* components, but they are small and will not generate the notorious long-term noise.

# VI. CONCLUSION

A  $V_{\rm DD}$ -hopping accelerator for an on-chip distributed power supply is proposed and a 5-ns transition time is experimentally verified for a linear regulator with the load capacitance equivalent to 25-k NAND gates. This enables the performance improvement in dynamic  $V_{\rm DD}$  scaling systems by reducing steal time caused by the transition between different voltage levels. The transition time of 6 ns is also shown by simulation for the case of a switching DC–DC converter. To further improve the effectiveness of the accelerator, two novel controller circuits are proposed.

#### ACKNOWLEDGMENT

The authors would like to thank K. Mashiko, A. Hashiguchi, Y. Ueda, M. Nomura, and H. Yamamoto, Semiconductor Technology Academic Research Center (STARC), and R. Krishnamurthy and S. Hsu, Intel Corporation, for valuable discussions. The chip fabrication was supported by the VLSI Design and Education Center (VDEC), University of Tokyo, in collaboration with Hitachi Ltd. and the Dai Nippon Printing Corporation.

#### REFERENCES

- The International Technology Roadmap for Semiconductors 2005 [Online]. Available: http://www.itrs.net/Common/2005ITRS/ Home2005.htm
- [2] H. Kawaguchi, K. Kanda, K. Nose, S. Hattori, D. D. Antono, D. Yamada, T. Miyazaki, K. Inagaki, T. Hiramoto, and T. Sakurai, "A 0.5–V, 400-MHz, VDD-hopping processor with zero-VTH FD-SOI technology," in *IEEE Int. Solid-State Circuits Conf. Dig. Tech. Papers*, Feb. 2003, pp. 106–107.

- [3] M. Nakai, S. Akui, K. Seno, T. Meguro, T. Seki, T. Kondo, A. Hashiguchi, H. Kumano, and M. Shimura, "Dynamic voltage and frequency management for a low-power embedded microprocessor," *IEEE J. Solid-State Circuits*, vol. 40, no. 1, pp. 28–35, Jan. 2005.
- [4] V. Kursun, S. G. Narendra, V. K. De, and E. G. Friedman, "Analysis of buck converters for on-chip integration with a dual supply voltage microprocessor," *IEEE Trans. Very Large Scale Integr. (VLSI) Syst.*, vol. 11, no. 3, pp. 514–522, Jun. 2003.
- [5] G. Schrom, P. Hazucha, J.-H. Hahn, V. Kursun, D. Gardner, S. Narendra, T. Karnik, and V. De, "Feasibility of monolithic and 3D-stacked DC-DC converters for microprocessors in 90 nm technology generation," in *Proc. Int. Symp. Low Power Electronic Design*, Aug. 2004, pp. 263–268.
- [6] G. Schrom, P. Hazucha, J. Hahn, D. S. Gardner, B. A. Bloechel, G. Dermer, S. G. Narendra, T. Karnik, and V. De, "A 480-MHz, multi-phase interleaved buck DC-DC converter with hysteretic control," in *Proc. 35th Annu. IEEE Power Electronics Specialists Conf.*, Jun. 2004, pp. 4702–4707.
- [7] P. Hazucha, G. Schrom, J.-H. Hahn, B. Bloechel, P. Hack, G. Dermer, S. Narendra, D. Gardner, T. Karnik, V. De, and S. Borker, "A 233 MHz, 80–87% efficient, integrated, 4-phase DC-DC converter in 90 nm CMOS," in *Symp. VLSI Circuits Dig. Tech. Papers*, Jun. 2004, pp. 256–257.
- [8] V. Kursun, S. G. Narendra, V. K. De, and E. G. Friedman, "Monolithic DC-DC converter analysis and MOSFET gate voltage optimization," in *Proc. 4th Int. Symp. Quality Electronic Design*, Mar. 2003, pp. 279–284.
- [9] —, "Efficiency analysis of a high frequency buck converter for on-chip integration with a dual-VDD microprocessor," in *Proc. Eur. Solid-State Circuits Conf.*, Sep. 2002, pp. 743–746.
- [10] V. Kursun, S. G. Narendra, V. K. De, and E. G. Friedman, "Low-voltage-swing monolithic DC-DC conversion," *IEEE Trans. Circuits Syst. II, Exp. Briefs*, vol. 51, no. 5, pp. 241–248, May 2004.
- [11] A. V. Mezhiba and E. G. Friedman, "Impedance characteristics of power distribution grids in nanoscale integrated circuits," *IEEE Trans. Very Large Scale Integr. (VLSI) Syst.*, vol. 12, no. 11, pp. 1148–1155, Nov. 2004.
- [12] "Intel Pentium 4 Processor/Intel 850 Chipset Platform Design Guide," Intel Corp., Feb. 2002 [Online]. Available: http://www.intel.com/design/Pentium4/documentation.htm
- [13] W. El-Essawy and D. H. Albonesi, "Mitigating inductive noise in SMT processors," in *Proc. Int. Symp. Low Power Electronic Design*, Aug. 2004, pp. 332–337.

Kohei Onizuka (S'03) received the B.S. degree in information and communication engineering and the M.S. degree in electronic engineering from the University of Tokyo, Tokyo, Japan, in 2003 and 2005, respectively. He is currently working toward the Ph.D. degree at the University of Tokyo.

His research interests include high-speed  $V_{\rm DD}$ -hopping, on-chip DC-DC converters, and chip-to-chip wireless power transmission for system-in-a-package applications.

**Hiroshi Kawaguchi** (M'98) received the B.E. and M.E. degrees in electronic engineering from Chiba University, Chiba, Japan, in 1991 and 1993, respectively, and the Ph.D. degree in engineering from the University of Tokyo, Tokyo, Japan, in 2006.

He joined Konami Corporation, Kobe, Japan, in 1993, where he developed arcade entertainment systems. He moved to the Institute of Industrial Science, University of Tokyo, as a Technical Associate in 1996 and was appointed a Research Associate in 2003. Since 2005, he has been a Research Associate with the Department of Computer and Systems Engineering, Kobe University, Kobe, Japan. He is also a Collaborative Researcher with the Institute of Industrial Science, University of Tokyo. His current research interests include low-power VLSI design, hardware design for wireless sensor networks, and recognition processors.

Dr. Kawaguchi is a member of the Association for Computing Machinery. He was a recipient of the IEEE ISSCC 2004 Takuo Sugano Award for Outstanding Far-East Paper. He has served as a program committee member for IEEE Symposium on Low-Power and High-Speed Chips (COOL Chips). He is a Guest Associate Editor of the *IEICE Transactions on Fundamentals of Electronics, Communications and Computer Sciences.* 

**Makoto Takamiya** (S'98-M'00) received the B.S., M.S., and Ph.D. degrees in electronic engineering from the University of Tokyo, Tokyo, Japan, in 1995, 1997, and 2000, respectively.

In 2000, he joined NEC Corporation, Japan, where he was engaged in the circuit design of high-speed digital LSIs and developed the field of on-chip measurement macros to solve the power integrity issues. In 2005, he joined the University of Tokyo, where he is currently an Associate Professor with the VLSI Design and Education Center. His research interests include power and signal integrity issues, low-power RF integrated circuits, and large-area electronics with organic transistors.

**Takayasu Sakurai** (S'77–M'78–SM'01–F'03) received the Ph.D. degree in electrical engineering from the University of Tokyo, Tokyo, Japan, in 1981.

In 1981, he joined Toshiba Corporation, where he designed CMOS DRAM, SRAM, RISC processors, DSPs, and system-on-chip Solutions. He has worked extensively on interconnect delay and capacitance modeling known as Sakurai model and alpha power-law MOS model. From 1988 to 1990, he was a Visiting Researcher with the University of California, Berkeley, where he conducted research in the field of VLSI CAD. Since 1996, he has been a Professor with the University of Tokyo, where he has been involved with low-power high-speed VLSI, memory design, interconnects, ubiquitous electronics, organic ICs, and large-area electronics. He has published more than 350 technical publications, including 70 invited publications and several books, and has filed more than 100 patents.

Prof. Sakurai is a STARC Fellow, an elected AdCom member for the IEEE Solid-State Circuits Society, and an IEEE Circuits and Systems Distinguished Lecturer. He served as a conference chair for the Symp. on VLSI Circuits, and ICICDT, a vice chair for ASPDAC, a TPC chair for the first A-SSCC, and VLSI Symposium, and a program committee member for ISSCC, CICC, DAC, ESS-CIRC, ICCAD, FPGA workshop, ISLPED, TAU, and other international conferences. He is a plenary speaker for the 2003 ISSCC. He was a recipient of the 2005 IEEE ICICDT Award, the 2005 IEEE ISSCC Takuo Sugano Sward, and the 2005 P&I Patent of the Year Award.