# An All 0.5V, 1Mbps, 315MHz OOK Transceiver with 38-µW Career-Frequency-Free Intermittent Sampling Receiver and 52-µW Class-F Transmitter in 40-nm CMOS

Akira Saito<sup>1</sup>, Kentaro Honda<sup>2</sup>, Yunfei Zheng<sup>2</sup>, Shunta Iguchi<sup>2</sup>, Kazunori Watanabe<sup>1</sup>, Takayasu Sakurai<sup>2</sup>, and Makoto Takamiya<sup>2</sup> Semiconductor Technology Academic Research Center (STARC), Yokohama, Japan, <sup>2</sup>University of Tokyo, Tokyo, Japan

#### Abstract

An all 0.5V, 1Mbps, 315MHz OOK transceiver in 40-nm CMOS for body area networks is developed. Both a 38-pJ/bit career-frequency-free intermittent sampling receiver with -55dBm sensitivity and a 52-pJ/bit class-F transmitter with -21dBm output power achieve the lowest energy in the published transceivers for wireless sensor networks.

## Introduction

A low power OOK transceiver for short-range wireless sensor networks (e.g. body area networks) is developed in this paper. The target receiver (RX) sensitivity and transmitter (TX) output power is -55dBm and -20dBm, respectively, assuming -25dB propagation loss at the 1-m communication distance and  $-5dB \times 2$  loss at TX/RX antennas. The target power consumption is  $50\mu$ W at 1Mbps. In order to reduce the power, (1) sampling circuits are used instead of continuous analog circuits, (2) the power supply voltage (V<sub>DD</sub>) is reduced to 0.5V, (3) the RX input is directly sampled without LNA, because high sensitivity is not required for the 1-m communication, (4) low career frequency of 315MHz instead of 2.4GHz is used to reduce the required bandwidth of the sampler, (5) a career-frequency-free (CFF) intermittent sampling (IS) is newly proposed to reduce the number of sampling, thereby reducing the power of the sampler to 1/315 of that of the conventional continuous sampling.

# **Career-Frequency-Free Intermittent Sampling Receiver**

A conventional continuous sampling [1-2] and the proposed IS concept for RX are compared in Fig. 1. The proposed IS reduces the number of the sampling in 1 symbol in order to reduce the power consumption of the sampler. Fig. 2 shows a block diagram of the proposed all 0.5V CFF IS RX. Only 1-MHz clock instead of a 315-MHz career frequency is supplied to RX. RX input ( $V_{IN}$ ) is directly sampled by intermittent samplers without LNA. Fig. 3 shows a schematic of the intermittent sampler. Fig. 4 shows a timing chart of CFF IS RX.  $V_{IN}$  is sampled by quadrature 315-MHz clocks ( $\phi_0$ ,  $\phi_{90}$ ,  $\phi_{180}$ , and  $\phi_{270}$ ). The timing difference of  $\Delta T$  is generated by digitally controlled delay lines instead of a conventional quadrature 315-MHz PLL, thereby reducing the power consumption. In the 315-MHz, 1-Mbps CFF IS RX, the number of sampling of  $V_{IN}$  per bit is 4, while that of the conventional continuous sampling is 4x315, thereby reducing the power consumption of the sampler to 1/315. By the clock of  $\phi_{HPF}$ , the sampled V<sub>IN</sub>'s are subtracted for a high pass filter function in order to increase the RX sensitivity by 3dB [3]. The outputs of the samplers ( $V_1$ ,  $\overline{V_1}$ ,  $V_2$ , and  $\overline{V_2}$ ) are amplified by 5-stage IF amplifiers with an offset cancellation [4]. Then, the outputs of the amplifiers  $(V_{2A})$  are compared by proposed variable offset comparators clocked by  $\phi_{CMP}$ , and the data is demodulated.  $V_{2A}$  is not constant, because the DC component is eliminated in the offset cancel amplifier [4]. In CFF IS RX, the degradation of RX sensitivity due to  $\Delta T$ variations is a design concern. In order to clarify the effect of  $\Delta T$  variations on the RX sensitivity, Fig. 5 shows a calculated dependence of maximum amplitude of V<sub>1</sub> or V<sub>2</sub> on  $\Delta T$ . In the ideal case of  $\Delta T=T/4=0.8$  ns, the amplitude is 1. The amplitude, however, is reduced to  $1/\sqrt{2}=0.7$ , when the sampling phase is changed. In CFF IS RX, the RX sensitivity is determined by the worst case (=minimum) amplitude, because the phase is not synchronized. The worst case amplitude depends on  $\Delta T$ . For example, at  $\Delta T$ =T/2=1.6ns, the worst case amplitude is 0, which is unacceptable. In order to suppress the amplitude degradation within 10% and 50%, the  $\Delta T$  variation should be less than  $\pm 11\%$  and  $\pm 41\%$ . respectively. In this design,  $\Delta T$  variation is controlled within  $\pm$  41% by the digitally controlled delay lines.

### **Building Blocks**

In CFF IS RX, instead of a variable gain amplifier, the clocked variable offset comparator is used to keep the received signal amplitude constant with low power consumption. The variable offset comparator eliminates the need for a voltage reference circuit, which is very important, because the voltage reference circuit operating at 0.5V is difficult to implement. Fig. 6 shows a schematic of the digitally variable offset comparator. The comparator has 2 sets (C<sub>LEFT</sub> and C<sub>RIGHT</sub>) of 63 switched capacitors controlled by 6 bits to change the offset voltage. The offset of the comparator itself can also be compensated by the digital control.

The design challenge of TX is to increase the efficiency at the target low output power of -20dBm and 0.5V, because the efficiency of a power amplifier (PA) decreases with reducing output power and  $V_{DD}$ . A class-F PA instead of a class-D or class-E PA is used in this work, because the class-F PA achieved the highest efficiency at the target specification. Fig. 7 shows a schematic of a class-F transmitter. All inductors and capacitors are implemented in off-chip.

### **Experimental Results**

The proposed transceiver is fabricated in 40-nm CMOS process. Fig. 8 shows a die photo and layout of RX and TX. Table I shows a performance summary. Thanks to the proposed IS, the power consumption of the samplers in RX is  $3\mu$ W and the total RX consumes  $38 \mu$ W. Without IS, the continuous sampler will consume  $945\mu$ W (= $3\mu$ W x 315). Therefore, the proposed IS is a key technology to reduce the RX power consumption. Fig. 9 shows a measured dependence of the offset voltage on the number of connected capacitors in C<sub>RIGHT</sub> in the proposed digitally variable offset comparator.  $C_{\text{LEFT}}$  is fixed. The horizontal axis corresponds to the 6-bit digital control. The measured tuning range of the offset is 65mV. Fig. 10 shows measured waveforms of CFF IS RX. 1-Mbps data is successfully demodulated. Fig. 11 shows a measured dependence of BER on RX input signal power. At BER of  $10^{-3}$ , the RX sensitivity is -55dBm. Fig. 12 shows a measured TX output spectrum. The TX output power is -21dBm at 315MHz. The TX efficiency is 16%. Fig. 13 shows a comparison of power and data rate with published transceivers [4-8] for wireless sensor networks. Both the 38-pJ/bit CFF IS RX and the 52-pJ/bit class-F TX achieve the lowest energy to date.

#### Acknowledgment

This work was carried out as a part of Extremely Low Power (ELP) project supported by METI and NEDO.

#### References

- References

   [1] B. Staszewski, et al., ISSCC, pp. 272-273, 2004.

   [2] M. Soer et al., ISSCC, pp. 222-223, 2009.

   [3] M. Soer et al., JSSC, vol. 57, pp. 2618-2631, 2010.

   [4] N. Pletcher et al., ISSCC, pp. 524-525, 2008.

   [5] B. Cook, et al., ISSCC, pp. 370-371, 2006.

   [6] M. Crepaldi et al., ISSCC, pp. 226-227, 2010.

   [7] M. Vidojkovic et al., ISSCC, pp. 458-459, 2011.

   [8] J. Pandey et al., ISSCC, pp. 460-461, 2011.

