# A 0.6 V Input CCM/DCM Operating Digital Buck Converter in 40 nm CMOS

Xin Zhang, Senior Member, IEEE, Po-Hung Chen, Member, IEEE, Yasuyuki Okuma, Koichi Ishida, Member, IEEE, Yoshikatsu Ryu, Kazunori Watanabe, Takayasu Sakurai, Fellow, IEEE, and Makoto Takamiya, Senior Member, IEEE

Abstract—This paper presents a 0.6 V input, 0.3–0.55 V output buck converter in 40 nm CMOS, for low-voltage low-power wireless sensor network systems. A low power CCM/DCM controller of the buck converter enables automatic selection of DCM or CCM operation depending on load situation, therefore improving the power efficiency. A dual-mode-body-biased (DMBB) zero-crossing detector with both forward body bias mode and zero body bias mode is designed to enable DCM operation with both low supply voltage and normal supply voltage. An ultra-low-power hysteresis voltage detector is proposed for body bias modes selection. The proposed buck converter achieves a peak efficiency of 94% with an output current range of 50  $\mu$ A to 10 mA. Thanks to the DCM operation, the efficiency at an output current of 10  $\mu$ A is improved by 20% and 9%, with an output voltage of 0.35 V and 0.5 V, respectively.

*Index Terms*—Buck converter, DC-DC converter, forward body bias, low voltage, voltage detector.

# I. INTRODUCTION

T HANKS to the mature fabrication technology, photovoltaic (PV) module becomes one of the most popular power suppliers for wireless sensor nodes and wearable electronic devices [1]–[4]. Combining the PV module with the battery-powered system can effectively extend the battery lifetime. Moreover, PV energy harvesting provides an attractive solution for battery-less system. In these low-power applications, scaling the power supply of digital circuits down to

X. Zhang was with the University of Tokyo, Tokyo, Japan, and is now with the IBM T. J. Watson Research Center, Yorktown Heights, NY 10598 USA.

P.-H. Chen was with the University of Tokyo, Tokyo, Japan, and is now with National Chiao Tung University, Hsinchu 30010, Taiwan.

Y. Okuma was with the Semiconductor Technology Academic Research Center (STARC), Yokohama, Japan, and is now with the Central Research Laboratory, Hitachi, Ltd., Kokubunji-shi, Tokyo 185-8601, Japan.

K. Ishida was with the University of Tokyo, Tokyo, Japan, and is now with the Dresden University of Technology, Dresden 01069, Germany.

Y. Ryu was with the Semiconductor Technology Academic Research Center (STARC), Yokohama, Japan, and is now with the Sharp Corporation, Japan, Osaka 545-0013, Japan.

K. Watanabe was with the Semiconductor Technology Academic Research Center (STARC), Yokohama, Japan.

T. Sakurai and M. Takamiya are with the Institute of Industrial Science, University of Tokyo, Tokyo 153-8505, Japan.

Color versions of one or more of the figures in this paper are available online at http://ieeexplore.ieee.org.

Digital Object Identifier 10.1109/JSSC.2014.2339325

sub/near-threshold region is a promising technique to achieve significant power reduction. In recent advanced CMOS technology, the threshold voltage ( $V_{TH}$ ) is down to 400 mV. Therefore, there is a strong demand for designing a high efficiency power converter to provide a regulated 0.3 V–0.55 V output voltage ( $V_{OUT}$ ) with low output current (<10 mA). Considering the maximum power point characteristics of a typical single-cell PV module, the targeted  $V_{IN}$  of the power converter should cover as low as 0.6 V.

2377

Until now, various types of step-down voltage converters have been developed for low-voltage operation. A digital low-dropout regulator (LDO) is firstly reported in [5] and utilized for near/sub-threshold logic circuits [6]. By using digital control circuits, the operating voltage can be reduced to 0.5 V with low quiescent current. The conversion efficiency of the LDO, however, is limited by the ratio of  $V_{OUT}$  and  $V_{IN}$ , which is not applicable for adaptive power supply voltage control in digital circuits. A low-voltage buck converter with high conversion efficiency is realized in [7]. It uses a delay chain based digital pulse-width modulation (DPWM) technique to reduce the operating voltage but the input voltage is fixed. In addition, a large inductor of 47 mH is required to accommodate low inductor current ripple for continuous conduction mode (CCM) operation.

Even though small inductor is preferred for low-cost small-area application, an inductor current ripple becomes a problem. When the converter is operating under light load condition, the inductor current becomes negative for a certain period which causes a significant loss. To reduce the inductor size while maintaining high conversion efficiency, the discontinuous conduction mode (DCM) operation can be used. The conventional DCM operation is realized by using diode-based nonsynchronous buck converter [8]. However, a large voltage drop cross the diode limits the conversion efficiency, especially when output voltage is low and output current is high. Another solution is combining a current sensing circuit with a power transistor to detect the inductor current. When the inductor current becomes negative, DCM controller keeps inductor current in zero which eliminates an undesirable reverse current. Designing a current sensing circuit, however, is still a challenging task in low-voltage low-power application.

In this paper, a low-voltage low-power buck converter is presented with a new automatic CCM/DCM controller for PV assisted energy-efficient LSI system [9]. The system block diagram is shown in Fig. 1. To manage the power from either the battery or the single-cell PV, the input voltage of the dc-dc

0018-9200 © 2014 IEEE. Personal use is permitted, but republication/redistribution requires IEEE permission. See http://www.ieee.org/publications standards/publications/rights/index.html for more information.

Manuscript received January 24, 2014; revised May 08, 2014; accepted June 21, 2014. Date of publication August 06, 2014; date of current version October 24, 2014. This paper was approved by Guest Editor Zhihua Wang. This work was carried out as a part of the Extremely Low Power (ELP) project supported by the Ministry of Economy, Trade and Industry (METI) and the New Energy and Industrial Technology Development Organization (NEDO).



Fig. 1. System block diagram of PV assisted energy-efficient LSI system.

converter should cover from 0.6 V to 1.1 V. The targeted output voltage provided to near/sub-threshold digital circuits is between 0.3 V and 0.55 V for low-power operation. To accommodate the voltage regulation under such a low voltage, a D-flip-flop (DFF) based digital pulse-width modulation (PWM) controller is designed. An automatic CCM/DCM controller adaptively selects the operation mode under different load current to extend the output current range. To detect the inductor current, a dual-mode-body-biased (DMBB) zero-crossing detector is also proposed to enable low-voltage DCM operation for wide operating voltage. The proposed buck converter achieves a peak efficiency of 94% with an output range of 50  $\mu$ A to 10 mA. Comparing with the conventional diode-mode DCM operation, the conversion efficiency can be improved effectively by 15%, with an output voltage of 0.35 V. Comparing with CCM operation, by applying DMBB for CCM/DCM operation, the conversion efficiency at 100  $\mu$ A output current is improved by 20% and 9%, with an output voltage of 0.35 V and 0.5 V, respectively.

This paper is organized as follows. The top-level architecture and design considerations of the proposed buck converter are described in Section II. Section III shows the detailed circuit implementation of key building blocks. The experimental results and comparison with the state-of-the-art are shown in Section IV. Finally, a conclusion is given in Section V.

#### II. SYSTEM ARCHITECTURE AND DESIGN CONSIDERATIONS

The top-level block diagram of the proposed buck converter is shown in Fig. 2. The proposed buck converter consists of a clock generator, a digital PWM controller, an automatic CCM/DCM controller, and a power stage.

The power stage consists of gate drive buffers, power MOS ( $M_P$  and  $M_N$ ), and a LC filter. Sizes of  $M_P$  and  $M_N$  are optimized at a center output current of 2 mA, with the trade-off between conduction loss and gate driving loss. In designing a power stage of a buck converter, three important design parameters have to be determined: output capacitor (C), output inductor (L), and switching frequency ( $f_{\rm SW}$ ). These parameters can be theoretically calculated from basic specifications of buck converter, i.e., input voltage ( $V_{\rm IN}$ ), output voltage ( $V_{\rm OUT}$ ), maximum output current ( $I_{\rm OUT}$ ), output ripple ( $\Delta V_{\rm OUT}$ ), current ripple of inductor ( $\Delta I_L$ ), estimated efficiency ( $\eta$ ), etc. In

this buck converter, digital control block is used for low power applications with less than 10 mA output current, in order to achieve a high efficiency, we would expect a low switching frequency to minimize the switching loss and the digital control loss. Therefore to accommodate low current in the inductor with wide clock period, the inductor size should be relatively large. On the other hand, to minimize the cost of an off-chip inductor and the board size, the package of the inductor should be small. A trade off is made by selecting the largest inductor value available in a 0805 surface-mount device (SMD). Therefore, L of 220  $\mu$ H is selected.

The output capacitor C is normally calculated from  $\Delta I_L, f_{\rm SW},$  and  $\Delta V_{\rm OUT}$  [10]. In this design, digital controller is used for PWM modulation. Therefore to reduce power consumption of the controller,  $f_{\rm SW}$  is set to a low frequency of 100 kHz. Then the minimum capacitance required can be calculated by the following equation:

$$C_{\min} = \frac{\Delta I_L}{8 \times f_{SW} \times \Delta V_{OUT}}$$
$$= \frac{4 \text{ mA}}{8 \times 100 \text{ kHz} \times 30 \text{ mV}} \approx 167 \text{ nF} \qquad (1)$$

where  $\Delta I_L$  is estimated as 40% of the output current (10 mA), and  $\Delta V_{OUT}$  is worst case output ripple of 30 mV Keeping in mind that some ripple introduced by the ESR of the output capacitor is not included in the above equation, and the demand to push down the cutoff frequency ( $f_{cutoff}$ ) to much lower than  $f_{SW}$ , a larger capacitance of 1  $\mu$ F is chosen for output capacitor C. Then the cutoff frequency of LC filter can be calculated as follows:

$$f_{\rm cutoff} = \frac{1}{2\pi \times \sqrt{L \times C_{\rm min}}} \approx 10.7 \,\mathrm{kHz}.$$
 (2)

The ratio of  $f_{\rm SW}$  over  $f_{\rm cutoff}$  is around 9.3, which is large enough for the LC filter to filter out the switching noise in a practical converter.

A clock generator is employed to generate different frequencies for sub-blocks in the digital PWM controller. The system clock (CK1) frequency is 6.4 MHz, in order to have 100 kHz of switching frequency at power stage. The clock generator is simply DFF based power-of-2 frequency divider, generating frequencies of 1/64 and 1/1024 the rate of the main clock. CK1 of 6.4 MHz is used by DFFs. CK2 of 100 kHz is used by the clocked comparator. CK3 is used by the bi-directional shift register (SR). The switching frequency of power stage is set by the digital PWM controller at 100 kHz.

The digital PWM controller is employed to perform closed loop regulation of  $V_{\rm OUT}$ . A digital architecture is more attractive than an analog one for low supply voltage (0.6 V) and low output current. It utilizes three clock signals CK1, CK2, and CK3 generated by the clock generator, compares  $V_{\rm OUT}$  with  $V_{\rm REF}$ , and then enables a pulse width modulated signal CK\_buck for the power stage. More details will be discussed in Section III.

The CCM/DCM controller is employed to automatically generate the required gate signals (CKP and CKN) for  $M_P$  and  $M_N$  either in CCM or DCM operation. It will be explained in detail in Section III.



Fig. 2. Top-level block diagram of the proposed buck converter.



Fig. 3. Circuit diagram of digital PWM controller.

#### III. CIRCUIT LEVEL IMPLEMENTATION

#### A. Digital PWM Controller

In order to fit with the low supply voltage (0.6 V), a digital feedback architecture is more attractive than an analog one. The circuit diagram and timing diagram are shown in Figs. 3 and 4, respectively. A Set signal is generated from CK1 and CK2 by DFF0 and two logic gates. A latch-type comparator clocked at 100 kHz is used to compare  $\mathrm{V}_{\mathrm{OUT}}$  with  $\mathrm{V}_{\mathrm{REF}},$  thereafter control the shifting direction of the SR. SR has thermal-code-like outputs, i.e.,  $Q_{1-62}$ , as shown in Table I, which has 63 output states. By connecting  $Q_{1-62}$  to a serial of exclusive OR gates, and 63 switches, each of SR output state enables one of the switches. Only one of switches is turned on and one of DFFs' outputs is connect to Reset. In this way, a variable delay "T" is obtained to generate variable duty cycle for CK buck. The variable duty varies from 1/64 (1.5625%) to 63/64 (98.4375%), with a step duty  $\Delta D$  of 1/64 clock cycle. The reason to choose 64 clock phases in the Digital PWM Controller is to obtain a variable output voltage of buck converter with a tunable output voltage step of 10 mV. Increasing the number of phase can further improve the resolution of digital PWM and ripple, but it also increases the leakage and switching power of DFFs in the digital PWM controller. The tunable output voltage step  $(V_{OUTstep})$  is calculated as follows:

$$V_{\rm OUTstep} = V_{\rm IN} \times \Delta D = 0.6 \text{ V} \times \frac{1}{64} = 9.375 \text{ mV}.$$
 (3)

SR is clocked by CK3 which determines the duty varying frequency. CK3 is further reduced to 6.25 kHz to reduce the power consumption of SR, and to improve the light load efficiency. The transient response time is relatively long comparing



Fig. 4. Timing diagram of digital PWM controller.

 TABLE I

 OUTPUT STATE OF BI-DIRECTIONAL SHIFT REGISTER (SR)

| State Q <sub>i</sub> | Q <sub>1</sub> | Q <sub>2</sub> | Q <sub>3</sub> | <br><b>Q</b> <sub>61</sub> | <b>Q</b> <sub>62</sub> |
|----------------------|----------------|----------------|----------------|----------------------------|------------------------|
| 1                    | 0              | 0              | 0              | <br>0                      | 0                      |
| 2                    | 1              | 0              | 0              | <br>0                      | 0                      |
| 3                    | 1              | 1              | 0              | <br>0                      | 0                      |
| 4                    | 1              | 1              | 1              | <br>0                      | 0                      |
| 1                    |                |                | :              | <br>                       |                        |
| 62                   | 1              | 1              | 1              | <br>1                      | 0                      |
| 63                   | 1              | 1              | 1              | <br>1                      | 1                      |

with high frequency operation. However, the output of the buck converter is provided to near/sub-threshold digital circuits for low-power application, for instance, wireless sensor network, where the operating speed is limited and the transient performance requirement is relatively low.

CK\_buck carrying appropriate duty information is then used by CCM/DCM controller to drive the power stage and to regulate  $V_{\rm OUT}$  towards  $V_{\rm REF}$ .

#### B. CCM/DCM Controller

To achieve high conversion efficiency, DCM is usually required in light load condition [11]. For a wide output current range, both CCM and DCM operations are essential for high efficiency. Selection of CCM/DCM is normally enabled by zero voltage switching (ZVS) technique [12], [13]. In previously published buck converters, either an external mode selection signal is required to change modes between CCM and DCM [14], or a complex synchronous logic circuit including DFF is required which consumes more power and may suffer from setup and hold errors at low  $V_{DD}$  [15]. While the proposed method offers a simple and low power automatic mode switching by using the proposed automatic CCM/DCM controller.

The circuit diagram of proposed automatic CCM/DCM controller is shown in Fig. 5. In DCM, a zero-cross switching is achieved to maximize the efficiency. The controller consists of only digital standard cells and a proposed dual-mode-bodybiased (DMBB) zero-crossing detector. The zero-crossing detector is used to compare  $V_X$  with ground, therefore detect if the voltage at  $V_X$  has crossed 0 V. The rest digital standard cells generate the required gate driving signals (CKP and CKN), and automatically switch between CCM and DCM operations. A pulse converter is realized with inverters and AND gate, to convert a clock signal IN1 into a pulse signal OUT1. The pulse signals are used to set or reset the inputs of the SR-latch to generate CKN. The timing diagram of proposed automatic CCM/DCM controller is shown in Fig. 6. In CCM condition (Fig. 6(a)), when load current is high, inductor current (IL) is always larger than zero. CKP is approximately equal to CK buck. When CKP goes high, meaning  $M_P$  is turned off, a Set1 signal is generated by the pulse converter, and then CKN is set to high, so  $M_N$  is turned on accordingly. When  $M_P$  is turned off,  $V_X$  is always less than 0 V due to the conduction voltage drop of  $M_N$ , and the output of zero-crossing detector (ZCD) and Reset DCM is always zero. CKN is then reset to zero by Reset CCM. In contrast, in DCM condition (Fig. 6(b)),  $I_L$  sometimes drops to zero. CKN is set to high in the similar way as CCM. Then at the zero-crossing point (when  $V_X = 0$  V and  $M_P$  is turned off), a pulse is generated for Reset DCM and then CKN is reset to zero. In this way, the zero-cross switching (M<sub>N</sub> is turned off when I<sub>L</sub> becomes zero) is accomplished.

Non-overlap generation function is also implemented in the proposed automatic CCM/DCM controller. In Fig. 5, two buffers (buffer1 and buffer2) are used to adjust delays of different signal paths. The timing diagram of non-overlap clock signal is shown in Fig. 7.  $t_{\rm CKP}$  delay is the delay from CK\_buck to CKP,  $t_{\rm CKNset}$  delay is the delay from CK\_buck to CKN, and  $t_{\rm CKNreset}$  delay is the delay from CK\_buck through Reset\_CCM to CKN. By adjusting the delays, non-overlap time can be generated. In this design, the loss contribution during the non-overlap time is not significant



Fig. 5. Circuit diagram of proposed automatic CCM/DCM controller.

because of large clock cycle. Therefore, dynamic non-overlap control is not implemented to save power.

# C. Dual-Mode-Body-Biased (DMBB) Zero-Crossing Detector

It is of great importance to detect when the inductor current becomes zero in a buck converter. There are several ways of doing current sensing. Simply inserting a resistor in series with the inductor will incur power loss in the resistor and therefore reduces the efficiency. Using low-pass RC network to filter the voltage across the inductor [16] can sense the current, but it needs exact value of inductor and additional R, C components. Using current mirror to sense the current in power MOSFET [17] needs OpAmp and therefore not suitable for low input voltage design.

In this work, a zero-crossing detector is used to sense  $V_X$ node voltage to detect when inductor current hits zero. The circuit diagram of proposed DMBB zero-crossing detector is shown in Fig. 8. It is designed to enable DCM operation with both low supply voltage (0.6 V) and normal supply voltage. The DMBB zero-crossing detector is based on a common-source differential input amplifier. MP1 and MP2 serve as the differential input pair,  $M_{P3}$  provides bias current for the amplifier,  $M_{N1}$  and  $M_{N2}$  are the mirroring components. The matching between  $M_{P1}$  and  $M_{P2}$ ,  $M_{N1}$  and  $M_{N2}$ , are important, because due to process mismatch variation, there is an offset voltage in the zero-crossing detector. The offset may be positive or negative. If the offset is too large, the power NMOS  $M_N$  may be turned off early or late. Therefore, to reduce the offset voltage due to process variation, the transistor widths of MP1, MP2, MN1 and  $M_{N2}$  are designed to be at least ten times larger than the minimum width, and a gate length of four times the minimum gate length is used. Therefore, the offset of the zero-crossing detector is reduced and the loss caused by offset voltage variation is reduced.

At low  $V_{DD}$ , voltage headroom of the amplifier is quite limited. In order to have enough gm, either transistor size or bias current needs to be enlarged, which are definitely not desired for low-power design. A forward body bias is therefore beneficial in this design to alleviate the lack of voltage headroom with low



Fig. 6. Timing diagram of proposed automatic CCM/DCM controller with (a) CCM, (b) DCM operation.



Fig. 7. Non-overlap time of proposed automatic CCM/DCM controller.



Fig. 8. Circuit diagram of proposed DMBB zero-crossing detector.

 $V_{\rm DD}$ . The bodies of  $M_{\rm P1-3}$  are connected to ground to enable the forward body bias, therefore reduce the threshold voltage of them.

However, such forward body bias is only applicable when  $V_{\rm DD}$  is low, otherwise the body diode of PMOS would be turned on, and large forward current would flow through the diode. As shown in Fig. 9,  $I_{\rm VDD}$  of the zero-crossing detector increases exponentially with  $V_{\rm DD}$ . In order to avoid the large leak current from  $V_{\rm DD}$ , forward body bias must be turned off when  $V_{\rm DD}$  is larger than 0.7 V. An ultra-low-power voltage detector [18] is therefore required to switch body connection with regarding to different  $V_{\rm DD}$ .  $V_{\rm Trigger}$  should be set to around 0.7 V



Fig. 9. Measured  $I_{\rm VDD}$  of zero-crossing detector when forward body bias is enabled.



Fig. 10. Schematic of proposed ultra-low-power hysteresis voltage detector.

in this design. Thus, when  $V_{\rm DD}$  is lower than 0.7 V, the DMBB zero-crossing detector is forward body biased. In contrast, when  $V_{\rm DD}$  is higher than 0.7 V, the detector is zero body biased. Therefore, the DMBB architecture achieves both a fast voltage detection operation at low  $V_{\rm DD}$  and small body diode leak current at high  $V_{\rm DD}$ .

# D. Ultra-Low-Power Hysteresis Voltage Detector

To adaptively switch the body of the zero-crossing detector, an ultra-low-power hysteresis voltage detector is added. As shown in Fig. 10, the proposed circuit is constructed from a PMOS-based voltage detector core [18], inverter buffers and



Fig. 11. Simulated dependence of  $V_{DETECT}$  on  $V_{DD}$  in: (a) conventional voltage detector, (b) proposed voltage detector; and state analysis of proposed voltage detector in: (c) falling transition, (b) rising transition.

a latch. The detector core consists of three cascode PMOS transistors:  $M_{D1}$ ,  $M_{D2}$ , and  $M_{D3}$ .  $M_{D1-3}$  are chosen to be pMOS transistors because pMOS has less process variation than nMOS. The upper side ( $M_{D1}$  and  $M_{D2}$ ) are operating under sub-threshold region while the lower side  $(M_{D3})$  is operating under cut-off region. V<sub>A</sub> changes rapidly from low to high when the available drain current of upper side gets larger than off-current of M<sub>D3</sub>. The inverter buffers are used to amplify the compared voltage signal V<sub>A</sub>. During the transition state, when  $V_A$  changes from low to high,  $V_A$  is in the range from 0 to  $V_{DD}/2$ . Therefore, the length of the PMOS transistor in the first inverter  $(M_{PINV})$  is designed with four times gate length than that of NMOS transistor to correctly detect the trigger voltage. Also after VA changes from low to high, VA is still lower than  $V_{DD}$ , and  $M_{PINV}$  cannot be fully turned off. By applying four times larger gate length, the leakage current after  $V_A$  goes high can be reduced.

The voltage detector in [18] provides only one trigger level. In order to avoid miss-detection caused by noise or disturbance around the trigger level, a hysteresis characteristic is required. A cross-coupled CMOS latch is added after the inverter buffers to realize hysteresis levels. The latch is composed of transistors  $M_{\rm N1}$ ,  $M_{\rm N2}$ ,  $M_{\rm P1}$ , and  $M_{\rm P2}$ , which use twice of the minimum channel length to reduce the leakage current. The source of  $M_{\rm P2}$  is connected to  $V_{\rm DD}/2$  while source of  $M_{\rm P1}$  is connected to  $V_{\rm A2}$  to shift the level of trigger voltage in rising transition. Because the hysteresis voltage detector does not need a high operating speed, the Vdd/2 does not need to provide large current. Therefore it is generated by off-chip resistive voltage divider, and consumes only a few nA current. Also the Vdd/2

does not have to be very accurate, which alleviates the PVT variation requirement. The simulated dependence of  $V_{DETECT}$  on  $V_{DD}$  of conventional and proposed voltage detectors with rising and falling transition of  $V_{DD}$  are shown in Fig. 11(a) and (b). The DC operating points in each phase of Fig. 11(b) are shown in Fig. 11(c) and (d). When  $V_{DD}$  is decreasing (falling transition), there are two different operation phases: phase 1 and phase 2&3, as shown in Fig. 11(c). DC operation condition in phase 2 and phase 3 are the same. The trigger voltage of the proposed scheme is equal to the conventional voltage detector. When  $V_{A2}$ changes from  $V_{DD}$  to 0 V,  $V_{D1}$  is pushed to 0 V ignoring the voltage at  $V_{D2}$ , because  $V_{D1}$  is in the middle between  $V_{A2}$  to ground. Thus  $V_{DETECT}$  provides "low".

On the other hand, when  $V_{DD}$  is increasing (rising transition), there are three operation phases, as shown in Fig. 11(d). Phase 2 and phase 3 in rising transition have different dc operation condition to generate the hysteresis voltage levels. During phase 2 operation,  $V_{A2} = V_{DD}$  and  $V_{D2} = V_{DD}/2$ , which means  $M_{P1}$  and  $M_{N1}$  are both operating under sub-threshold region and turned-on slightly. Since the current flowing through  $M_{P1}$ and  $\rm M_{\rm N1}$  are the same,  $\rm V_{\rm D1}$  is determined by  $\rm R_{\rm ds}$  ratio of transistors  $M_{P1}$  and  $M_{N1}$ . Initially,  $V_{D1}$  provides "low" because in the end of phase 1,  $V_{D1}$  is 0 V and  $V_{D2}$  is  $V_{DD}/2$ . Then  $V_{D1}$ increases as V<sub>DD</sub> increases. When V<sub>D1</sub> reaches a critical value, V<sub>D2</sub> decreases because of voltage division caused by transistor  $M_{N2}$  and  $M_{P2}$ , and positive feedback in latch flips  $V_{D1}$  from low to high. The critical value of  $V_{D1}$  is determined by the size ratio between NMOS and PMOS transistors in latch circuit. In our design, the channel width of  $M_{P1}$  and  $M_{P2}$  is three times larger than that of  $M_{N1}$  and  $M_{N2}$  to generate 20 mV hysteresis.



Core area: 600μm × 140μm

Fig. 12. Layout and die photo.



Fig. 13. Measured CK\_buck waveforms of digital PWM controller with different  $\rm V_{\rm REF}$  .

#### **IV. EXPERIMENTAL RESULTS**

The proposed buck converter is fabricated with 40 nm CMOS process. Fig. 12 shows the layout and the chip microphotograph. The total area including test structure is 450  $\mu$ m by 1050  $\mu$ m. The active area is 0.084 mm<sup>2</sup>.

Fig. 13 shows the measured output signals of the digital PWM controller, i.e., CK\_buck, at different  $V_{\rm REF}$ . It is observed that duty cycle of CK\_buck changes proportionally as  $V_{\rm REF}$  changes meaning successful pulse width modulation of the buck converter.

Fig. 14 shows the measured waveforms of the proposed buck converter at  $V_{\rm IN} = V_{\rm DD} = 0.6$  V and  $V_{\rm OUT} = 0.35$  V with different output current ( $I_{\rm OUT}$ ). At  $I_{\rm OUT}$  of 3 mA, the buck converter is in CCM operation, it can be seen from the fact that CKN is in the same shape with CKP. At  $I_{\rm OUT}$  from 2 mA to 0.5 mA, CKN transits from  $V_{\rm IN}$  to zero before CKP goes to zero, meaning  $M_{\rm N}$  is turned off before  $M_{\rm P}$  is turned on, and both  $M_{\rm N}$  and  $M_{\rm P}$  are turned off when  $I_{\rm L}$  is zero. Therefore it is in DCM operation. The worst case output voltage ripple is 11 mV (peak-to-peak) at  $I_{\rm OUT} = 2$  mA.

For comparison purpose, a conventional diode-based nonsynchronous buck converter is also implemented and measured. The simplified schematic of the conventional diode mode buck converter is shown in Fig. 15. Fig. 16 shows the measured power efficiency of the diode mode converter and the proposed buck converter, with  $V_{\rm IN}$  of 0.6 V. Efficiency of an ideal LDO is also shown in Fig. 16. It can be easily calculated as 83% and 58%,



Fig. 14. Measured waveforms of buck converter in CCM and DCM at  $\rm V_{1N}=0.6~V$  and  $\rm V_{OUT}=0.35~V.$ 



Fig. 15. Simplified circuit diagram of diode mode buck converter.

for  $V_{OUT}$  of 0.5 V and 0.35 V, respectively. The proposed buck converter has a higher efficiency than an ideal LDO. Compared with diode mode converter, the maximum efficiency improvement by the proposed buck converter is 3% and 15%, at  $V_{OUT}$  of 0.5 V and 0.35 V, respectively. That is because the diode mode converter suffers from diode reverse recovery loss, and diode conduction loss, especially when  $V_{OUT}$  is low, meaning duty cycle is small and diode conducts more often.

Fig. 17 shows the measured power efficiency of proposed buck converter with both CCM and DCM operation, and conventional one with only CCM operation.  $V_{IN}$  is set to 0.6 V, and  $V_{OUT}$  is set to 0.35 V and 0.5 V. When  $I_{OUT}$  is larger than 2 mA, both proposed and conventional buck converters are in CCM operation, therefore the same efficiency is achieved. In contrast, when  $I_{OUT}$  is less than 2 mA, the proposed buck converter is in DCM operation, therefore significant efficiency improvement is achieved. The power efficiency at  $I_{OUT}$  of 100  $\mu$ A is improved by 20% and 9%, at  $V_{OUT}$  of 0.35 V and 0.5 V, respectively. The peak efficiency of 94% is achieved by the proposed buck converter at  $I_{OUT}$  of 2 mA, thanks to the proposed low-power CCM/DCM controller and the low-power digital PWM controller.

Table II shows the comparison with the published low-voltage buck converters. Compared with [11], [14] and [15], the proposed buck converter achieves higher peak efficiency and lower  $V_{IN}$  and  $V_{OUT}$ . While compared with [7],



Fig. 16. Measured efficiency of proposed buck converter and diode mode buck converter with  $V_{\rm IN} = 0.6$  V, and (a)  $V_{\rm OUT} = 0.5$  V, (b)  $V_{\rm OUT} = 0.35$  V.



Fig. 17. Measured efficiency of proposed CCM/DCM buck converter and conventional CCM converter.

the proposed buck converter has wider  $\mathrm{V}_{\mathrm{IN}}$  range and smaller inductor value.

# V. CONCLUSION

In this paper, a low-voltage low-power buck converter is proposed for wireless sensor network systems. A digital PWM controller is implemented for voltage regulation. An automatic CCM/DCM controller is proposed to adaptively select CCM or DCM operation, therefore improving the power efficiency of the buck converter. A low-voltage DMBB zero-crossing detector is proposed to enable DCM operation with both low supply voltage and normal supply voltage. An ultra-low-power hysteresis voltage detector is designed for body bias mode

 TABLE II

 Comparison With Published Low-Voltage Buck Converters

|                        |                  |                    |                                               | -                                                  |               |
|------------------------|------------------|--------------------|-----------------------------------------------|----------------------------------------------------|---------------|
|                        | [7]              | [11]               | [14]                                          | [15]                                               |               |
|                        | VLSI             | ISSCC              | JSSC                                          | VLSI                                               | This work     |
|                        | 2012             | 2007               | 2011                                          | 2010                                               |               |
| V <sub>IN</sub> (V)    | 0.45             | 1.2                | 2.8-4.2                                       | 1.8                                                | 0.6-1.1       |
| V <sub>OUT</sub> (V)   | 0.34-0.44        | 0.5                | 0.6-1.2                                       | 0.575                                              | 0.3-0.55      |
| I <sub>out</sub>       | 0.67μΑ-<br>410μΑ | 2μ <b>Α-200</b> μΑ | 20μΑ-<br>100mA                                | 0.7μΑ-<br>107μΑ                                    | 50μΑ-10mA     |
| Peak<br>efficiency     | 97%              | 86%                | 87.4%                                         | 90%                                                | 94%           |
| L                      | 47mH             | 2μΗ                | <b>10</b> μΗ                                  | -                                                  | <b>220</b> μΗ |
| Switching<br>frequency | 20kHz            | -                  | 2MHz                                          | -                                                  | 100kHz        |
| Operating              | ССМ              | DCM                | CCM/DCM                                       | CCM/DCM                                            | CCM/DCM       |
| mode                   |                  |                    | *external mode<br>selection signal<br>needed. | *complex syn-<br>chronous logic<br>circuit needed. |               |

selection. By virtue of the low power controller, the proposed buck converter achieves a peak efficiency of 94% with an output current range of 50  $\mu$ A to 10 mA. Thanks to the DCM operation, the efficiency at an output current of 100  $\mu$ A is improved by 20% and 9%, with an output voltage of 0.35 V and 0.5 V, respectively.

#### REFERENCES

- S. Harb and R. S. Balog, "Reliability of candidate photovoltaic moduleintegrated-inverter (PV-MII) topologies—A usage model approach," *IEEE Trans. Power Electronics*, vol. 28, pp. 319–327, Jun. 2013.
- [2] C. Alippi and C. Galperti, "An adaptive system for optimal solar energy harvesting in wireless sensor network nodes," *IEEE Trans. Circuits Syst. I*, vol. 55, pp. 1742–1750, Jul. 2008.
- [3] Y. K. Tan and S. K. Panda, "Energy harvesting from hybrid indoor ambient light and thermal energy sources for enhanced performance of wireless sensor nodes," *IEEE Trans. Ind. Electron.*, vol. 58, pp. 4424–4435, Sep. 2011.
- [4] M. Nomura et al., "0.5 V image processor with 563 GOPS/W SIMD and 32 bit CPU using high voltage clock distribution (HVCD) and adaptive frequency scaling (AFS) with 40 nm CMOS," in *IEEE Symp.* VLSI Circuits Dig. Tech. Papers, 2013, pp. 36–37.
- [5] Y. Okuma, K. Ishida, Y. Ryu, X. Zhang, P.-H. Chen, K. Watanabe, M. Takamiya, and T. Sakurai, "0.5-V input digital LDO with 98.7% current efficiency and 2.7-μA quiescent current in 65 nm CMOS," in *Proc. IEEE Custom Integrated Circuits Conf. (CICC)*, 2010, pp. 323–326.
- [6] K. Hirairi *et al.*, "13% power reduction in 16b integer unit in 40 nm CMOS by adaptive power supply voltage control with parity-based error prediction and detection (PEPD) and fully integrated digital LDO," in *IEEE ISSCC Dig. Tech. Papers*, 2012, pp. 486–487.
- [7] X. Zhang, P.-H. Chen, Y. Ryu, K. Ishida, Y. Okuma, K. Watanabe, T. Sakurai, and M. Takamiya, "A 0.45-V input on-chip gate boosted (OGB) buck converter in 40-nm CMOS with more than 90% efficiency in load range from 2 µW to 50 µW," in *IEEE Symp. VLSI Circuits Dig. Tech. Papers*, 2012, pp. 194–195.
- [8] R. Nowakowski and N. Tang, "Efficiency of synchronous versus nonsynchronous buck converters," Texas Instruments Inc., 2009 [Online]. Available: http://www.ti.com/lit/an/slyt358/slyt358.pdf
- [9] X. Zhang, Y. Okuma, P.-H. Chen, K. Ishida, Y. Ryu, K. Watanabe, T. Sakurai, and M. Takamiya, "A 0.6-V input 94% peak efficiency CCM/DCM digital buck converter in 40-nm CMOS with dual-modebody-biased zero-crossing detector," in *Proc. IEEE Asia Solid-State Circuits Conf.*, 2013, pp. 45–48.
- [10] B. Hauke, "Basic calculation of a buck converter's power stage," Texas Instruments Inc., Report, Dec. 2011–Revised Aug. 2012.
- [11] Y. Ramadass and A. P. Chandrakasan, "Minimum energy tracking loop with embedded DC-DC converter delivering voltages down to 250 mV in 65 nm CMOS," in *IEEE ISSCC Dig. Tech. Papers*, 2007, pp. 64–65.
- [12] C.-Y. Chiang and C.-L. Chen, "Zero-voltage-switching control for a PWM buck converter under DCM/CCM boundary," *IEEE Trans. Power Electron.*, vol. 24, no. 9, pp. 2120–2126, Sep. 2009.

- [13] F. Canales, P. M. Barbosa, and F. C. Lee, "A zero voltage and zero current switching three-level DC/DC converter," in Proc. IEEE APEC, 2000, pp. 314-320.
- [14] S. Bandyopadhyay, Y. K. Ramadass, and A. P. Chandrakasan, "20  $\mu$  A to 100 mA DC-DC converter with 2.8-4.2 V battery supply for portable applications in 45 nm CMOS," IEEE J. Solid-State Circuits, vol. 46, no. 12, pp. 2807–2820, Dec. 2011.
- [15] S. R. Sridhara et al., "Microwatt embedded processor platform for medical system-on-chip applications," in IEEE Symp. VLSI Circuits Dig. Tech. Papers, 2010, pp. 15-16.
- [16] E. Dallago, M. Passoni, and G. Sassone, "Lossless current sensing in low voltage high current DC/DC modular supplies," IEEE Trans. Ind. Electron., vol. 47, pp. 1249-1252, Dec. 2000.
- [17] C. F. Lee and P. K. T. Mok, "A monolithic current mode CMOS DC-DC converter with on-chip current-sensing technique," IEEE J. Solid-State Circuits, vol. 39, no. 1, pp. 3-14, Jan. 2004.
- [18] P.-H. Chen, K. Ishida, K. Ikeuchi, X. Zhang, K. Honda, Y. Okuma, Y. Ryu, M. Takamiya, and T. Sakurai, "Startup techniques for 95 mV step-up converter by capacitor pass-on scheme and vth-tuned oscillator with fixed charge programming," IEEE J. Solid-State Circuits, vol. 47, no. 5, pp. 1252-1260, May 2012.



Xin Zhang (S'06-M'08-SM'13) received the B.S. degree in electronics engineering from Xi'an Jiaotong University, Xi'an, China, in 2003, and the Ph.D. degree in microelectronics from Peking University, Beijing, China, in 2008.

In 2008, he joined the Institute of Industrial Science, University of Tokyo, Tokyo, Japan, as a project researcher, and was engaged in the research of lowvoltage, low-power power management ICs. In 2012, he was a visiting scholar at the University of California, Berkeley, and then a project research associate

at the Institute of Industrial Science, University of Tokyo. In 2013, he was with the Institute of Microelectronics (IME), Agency for Science, Technology and Research (A\*STAR), Singapore, as a scientist. Since 2014, he has been a research staff member at IBM T. J. Watson Research Center, Yorktown Heights, NY, USA, where he works on fully integrated voltage converters for server CPUs. He has authored or co-authored over 30 technical papers and holds two Japanese patents. His research interests include power management ICs, wireless power transmission, energy harvesting circuits, and low-voltage low-power CMOS analog circuits.



Po-Hung Chen (S'10-M'12) received the B.S. degree in electrical engineering from National Sun Yat-sen University, Taiwan, in 2005, the M.S. degrees in electronics engineering from National Chiao-Tung University, Taiwan, in 2007, and the Ph.D. degree in electrical engineering from the University of Tokyo, Japan, in 2012.

In 2012, he joined the Department of Electronic Engineering at National Chiao Tung University as an Assistant Professor. His research focuses on power management IC for energy harvesting,

fully integrated power management ICs, wireless power transmission, and low-voltage low-power CMOS analog circuits.



Yasuyuki Okuma received the B.S. and M.S. degrees in electrical engineering from the Tokyo University of Science, Tokyo, Japan, in 1997 and 1999, respectively.

In 1999, he joined Central Research Laboratory, Hitachi, Ltd., Japan, where he was engaged in the research and development of low power analog circuit techniques for HDD driver and RF-IC. From 2003 through 2006, he was a visiting researcher at YRP Ubiquitous Networking Laboratory, doing research in the field of low-power circuits and

systems for ubiquitous computing. From 2009 through 2013, he was a visiting researcher at the Extremely Low Power LSI Laboratory, Institute of Industrial Science, University of Tokyo, doing research in the field of power supply circuits and systems for extremely low power LSI circuits and systems. His research interests include low-power analog circuits, wireless communication circuits, and power supply circuits.



Koichi Ishida (S'00-M'06) received the B.S. degree in electronics engineering from the University of Electro-Communications, Tokyo, Japan, in 1998, and the M.S. and Ph.D. degrees in electronics engineering from the University of Tokyo, Tokyo, Japan, in 2002 and 2005, respectively.

He joined Nippon Avionics Co., Ltd. Yokohama, Japan, in 1989, where he developed high-reliability hybrid microcircuits for aerospace programs. From 2005 to 2007, he worked on CMOS analog and RF circuits at the Tokyo Institute of Technology, Yoko-

hama, Japan. From 2007 to 2012, he worked for on-chip power supply circuits and organic electronics circuits at the Institute of Industrial Science, University of Tokyo, Tokyo, Japan. Since July 2012, he has been with the Chair for Circuit Design and Network Theory, Dresden University of Technology, Dresden, Germany. His research interests include low-voltage low-power CMOS analog circuits, on-chip power supply circuits, and large-area flexible electronics.

Dr. Ishida is a member of the IEICE.



Yoshikatsu Ryu graduated from Kobe City College of Technology, Japan, in 1992.

In 1992, he joined Sharp Corporation, Nara, Japan. From 1992 to 2001, he was involved in the development of semiconductor processing technology, and from 2001 to 2009, he was engaged in circuit design of analog LSIs. He was a visiting researcher at the Extremely Low Power LSI Laboratory, Institute of Industrial Science, University of Tokyo, Japan, from 2009 to 2012. His current interests are low-voltage low-power CMOS charge pump circuits.

Watanabe graduated Kazumori from the Tomakomai Technical College in 1975.

In 1975, he joined Matsushita Communication Industrial Co., Ltd. (presently Panasonic Mobile Communications Co., Ltd.), Yokohama, Japan. He was engaged in development of a digital system for pagers. From 1997 through 2003, he has managed development of the technology for cdmaOne cellular phone. From 2003, he was engaged in system design development of using high-frequency semiconductor integrated circuit in Panasonic Corporation

Semiconductor Company, Kyoto, Japan. He was a visiting researcher at the Extremely Low Power LSI Laboratory, Institute of Industrial Science, University of Tokyo, Japan, from 2009 to 2013.



**Takayasu Sakurai** (S'77–M'78–SM'01–F'03) received the Ph.D. degree in electrical engineering from the University of Tokyo, Tokyo, Japan, in 1981.

In 1981, he joined Toshiba Corporation, where he designed CMOS DRAM, SRAM, RISC processors, DSPs, and SoC Solutions. He has worked extensively on interconnect delay and capacitance modeling known as Sakurai model and alpha power-law MOS model. From 1988 through 1990, he was a visiting researcher at the University of California, Berkeley, where he conducted research in the field of VLSI

CAD. Since 1996, he has been a Professor at the University of Tokyo, working on low-power high-speed VLSI, memory design, interconnects, ubiquitous electronics, organic ICs and large-area electronics. He has published more than 600 technical publications, including 100 invited presentations and several books, and has filed more than 200 patents.

Dr. Sakurai is the executive committee chair for VLSI Symposia and a steering committee chair for the IEEE A-SSCC. He served as a conference chair for the Symposium on VLSI Circuits and ICICDT, a vice chair for ASPDAC, a TPC chair for the A-SSCC, and VLSI Symposium, an executive committee member for ISLPED and a program committee member for ISSCC, CICC, A-SSCC, DAC, ESSCIRC, ICCAD, ISLPED, and other international conferences. He is a recipient of 2010 IEEE Donald O. Pederson Award in Solid-State Circuits, 2009 and 2010 IEEE Paul Rappaport award, 2010 IEICE Electronics Society award, 2009 IEICE achievement award, 2005 IEEE ICICDT award, 2004 IEEE Takuo Sugano award and 2005 P&I patent of the year award and four product awards. He delivered the keynote speech at

more than 50 conferences including ISSCC, ESSCIRC, and ISLPED. He was an elected AdCom member for the IEEE Solid-State Circuits Society and an IEEE CAS and SSCS distinguished lecturer. He is an IEICE Fellow and IEEE Fellow.



**Makoto Takamiya** (S'98–M'00–SM'14) received the B.S., M.S., and Ph.D. degrees in electronic engineering from the University of Tokyo, Tokyo, Japan, in 1995, 1997, and 2000, respectively.

In 2000, he joined NEC Corporation, Japan, where he was engaged in the circuit design of high speed digital LSIs. In 2005, he joined the University of Tokyo, Japan, where he is an Associate Professor of VLSI Design and Education Center. From 2013 to 2014, he stayed at University of California, Berkeley, as a visiting scholar. His research interests include

circuit design of low-power RF circuits, ultra-low-voltage logic circuits, low-voltage power management circuits, and large area and flexible electronics with organic transistors.

Dr. Takamiya is a member of the technical program committees of the IEEE International Solid-State Circuits Conference and the IEEE Symposium on VLSI Circuits. He received the 2009 and 2010 IEEE Paul Rappaport Awards and the Best Paper Award in the 2013 IEEE Wireless Power Transfer Conference.